Virtual Components Design and ReuseRalf Seepold, Natividad Martinez Madrid Springer Science & Business Media, 2001 - Broj stranica: 229 Design reuse is not just a topic of research but a real industrial necessity in the microelectronic domain and thus driving the competitiveness of relevant areas like for example telecommunication or automotive. Most companies have already dedicated a department or a central unit that transfer design reuse into reality. All main EDA conferences include a track to the topic, and even specific conferences have been established in this area, both in the USA and in Europe. Virtual Components Design and Reuse presents a selection of articles giving a mature and consolidated perspective to design reuse from different points of view. The authors stem from all relevant areas: research and academia, IP providers, EDA vendors and industry. Some classical topics in design reuse, like specification and generation of components, IP retrieval and cataloguing or interface customisation, are revisited and discussed in depth. Moreover, new hot topics are presented, among them IP quality, platform-based reuse, software IP, IP security, business models for design reuse, and major initiatives like the MEDEA EDA Roadmap. |
Iz unutrašnjosti knjige
Rezultati 1 - 5 od 64.
Stranica
... DESIGN METHODOLOGY Grant Martin 3.1 Overview 3.2 The Nature of System Design 3.3 SOC Integration Platforms 3.4 Function - Architecture Co - Design 3.7 Other Applications of Platform - Based System Design 3.8 Conclusion and Future 3.5 ...
... DESIGN METHODOLOGY Grant Martin 3.1 Overview 3.2 The Nature of System Design 3.3 SOC Integration Platforms 3.4 Function - Architecture Co - Design 3.7 Other Applications of Platform - Based System Design 3.8 Conclusion and Future 3.5 ...
Stranica
... Design 148 11.6 VCI Specification Standards Efforts 154 11.7 VSI SLD Interface Documentation Standard 154 11.8 VHDL Extensions for Interfaces and System Design 11.9 Conclusion 156 157 11.10Acknowledgements 157 12 A METHOD FOR ...
... Design 148 11.6 VCI Specification Standards Efforts 154 11.7 VSI SLD Interface Documentation Standard 154 11.8 VHDL Extensions for Interfaces and System Design 11.9 Conclusion 156 157 11.10Acknowledgements 157 12 A METHOD FOR ...
Stranica
... Design Methodology for Embedded Systems 14.6 Conclusion and Future Work 15 HARDWWWIRED : USING THE WEB AS REPOSITORY OF VHDL COMPONENTS Adriano Sarmento , Jorge Fernandes and Edna Barros 15.1 Introduction 15.2 HARDWWWIRED : The Architecture ...
... Design Methodology for Embedded Systems 14.6 Conclusion and Future Work 15 HARDWWWIRED : USING THE WEB AS REPOSITORY OF VHDL COMPONENTS Adriano Sarmento , Jorge Fernandes and Edna Barros 15.1 Introduction 15.2 HARDWWWIRED : The Architecture ...
Stranica
Ispričavamo se, sadržaj ove stranice je ograničen.
Ispričavamo se, sadržaj ove stranice je ograničen.
Stranica
Ispričavamo se, sadržaj ove stranice je ograničen.
Ispričavamo se, sadržaj ove stranice je ograničen.
Sadržaj
III | 1 |
IV | 2 |
V | 7 |
VI | 10 |
VII | 11 |
VIII | 13 |
IX | 14 |
X | 16 |
LV | 116 |
LVI | 119 |
LVII | 120 |
LVIII | 123 |
LIX | 127 |
LX | 129 |
LXI | 131 |
LXII | 132 |
XI | 19 |
XII | 22 |
XIII | 32 |
XIV | 33 |
XV | 34 |
XVII | 36 |
XVIII | 39 |
XIX | 43 |
XX | 45 |
XXI | 46 |
XXII | 47 |
XXIII | 48 |
XXIV | 49 |
XXV | 51 |
XXVI | 53 |
XXVII | 55 |
XXVIII | 56 |
XXIX | 58 |
XXX | 65 |
XXXIII | 67 |
XXXIV | 73 |
XXXV | 77 |
XXXVI | 79 |
XXXVII | 81 |
XL | 82 |
XLI | 83 |
XLII | 85 |
XLIII | 94 |
XLIV | 95 |
XLV | 97 |
XLVI | 98 |
XLVII | 99 |
XLVIII | 102 |
XLIX | 103 |
L | 105 |
LI | 106 |
LII | 108 |
LIII | 112 |
LIV | 115 |
LXIII | 134 |
LXIV | 136 |
LXV | 138 |
LXVI | 140 |
LXVII | 144 |
LXVIII | 145 |
LXIX | 146 |
LXXI | 147 |
LXXII | 148 |
LXXIII | 154 |
LXXV | 156 |
LXXVI | 157 |
LXXVIII | 159 |
LXXIX | 161 |
LXXX | 166 |
LXXXI | 169 |
LXXXII | 170 |
LXXXIII | 171 |
LXXXV | 172 |
LXXXVI | 176 |
LXXXVII | 177 |
LXXXVIII | 180 |
LXXXIX | 183 |
XC | 184 |
XCI | 188 |
XCII | 189 |
XCIII | 191 |
XCIV | 192 |
XCV | 195 |
XCVI | 197 |
XCVII | 198 |
XCVIII | 199 |
XCIX | 201 |
C | 204 |
CI | 207 |
223 | |
CIII | 227 |
Ostala izdanja - Prikaži sve
Virtual Components Design and Reuse Ralf Seepold,Natividad Martinez Madrid Pregled nije dostupan - 2010 |
Virtual Components Design and Reuse Ralf Seepold,Natividad Martinez Madrid Pregled nije dostupan - 2014 |
Uobičajeni izrazi i fraze
2-blocks Abstract State Machine access procedures addr algorithm analysis application application software approach architecture ASIC assigned attributes behavior block ciphers case-based reasoning checkers circuit clock co-design communication communication protocol complex configuration constraints CORBA ctrl database defined design automation design flow design methodology design reuse DOWNTO embedded systems entity environment example Figure formal verification frame component functional functional analysis hardware Hardware Description Language HardWWWired hierarchical identified implementation input interface specification IP core IP reuse Java language levels of abstraction mapping module node objects output parameters performance ports preprocessor problem Proc protocol query Q reset reusable RT components silicon simulation solution SPARC standard std_logic structure synthesis system design system level Table testbench tion transaction Verilog VHDL code VHDL descriptions VHDL Design VHDL+ virtual components workflow write_en
Popularni odlomci
Stranica 218 - C. Rust, J . Stroop and J. Tacken, "The Design of Embedded Real-Time Systems using the SEA Environment", in Proc. of the 5th Annual Australasian Conference on Parallel And Real-Time Systems (PART '98), Adelaide. Australia, 1998.
Stranica 209 - G. Boriello. A New Interface Specification Methodology and its Application to Transducer Synthesis.
Reference za ovu knjigu
System Specification & Design Languages: Best of FDL'02 Eugenio Villar,Jean Mermet,Jean P. Mermet Pregled nije dostupan - 2003 |